|     |  |  |  |  | <br> | <br> |
|-----|--|--|--|--|------|------|
| SRN |  |  |  |  |      |      |



## PES University, Bangalore (Established under Karnataka Act No. 16 of 2013)

**UE 17 / 18 CS253** 

## DECEMBER 2020: END SEMESTER ASSESSMENT (ESA) B TECH IV SEMESTER

じだけ UE18CS253- Microprocessors & Computer Architecture

| Time: 3 Hrs |                                         | Hrs Answer All Questions Max Marks: 10                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0   |
|-------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1.          | a)                                      | i. Microprocessors and Microcontroller. ii. Computer Organization and Computer Architecture. iii. RISC and CISC.                                                                                                                                                                                                                                                                                                                                                                             | 00  |
| l           | b)                                      | Write assembly language program to search for an element using linear search, where the elements are stored in memory locations.                                                                                                                                                                                                                                                                                                                                                             | 0   |
|             |                                         | Given a C code convert it in to its equivalent Arm Code.<br>Note: $x,a,b,c,z$ are memory locations.<br>i) $x = (a + b) - c;$                                                                                                                                                                                                                                                                                                                                                                 | 0   |
|             |                                         | ii) $z = (a << 2)   (b \& 15);$<br>Mention the 3 - addressing modes used in ARM instruction set architecture                                                                                                                                                                                                                                                                                                                                                                                 | 0:  |
|             | 4)                                      | vicinion the 3 - addressing modes used in 711(4) hist detroit set distinct date                                                                                                                                                                                                                                                                                                                                                                                                              | 1   |
| a           | a)                                      | What is a hazard. How will you classify it? Explain any one of the hazard with an example.                                                                                                                                                                                                                                                                                                                                                                                                   | 0:  |
| 2 1         |                                         | Consider the unpipelined processor. Assume that it has a 1ns clock cycle and that it uses 4 cycles for ALU operations and branches, and 5 cycles for memory operations. Assume that the relative frequencies of these operations are 40%, 20%, and 40%, respectively. Suppose that due to clock skew and setup, pipelining the processor adds 0.2 ns of overhead to the clock. Ignoring any latency impact, how much speedup in the instruction execution rate will we gain from a pipeline? | 0.  |
| c           |                                         | How data hazards are minimized using data forwarding in a 5 stage pipeline architecture? Explain with an Example.                                                                                                                                                                                                                                                                                                                                                                            | 0:  |
| d           | 3 3 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | Consider the following RISC assembly code.  oad r1,45(r2) (1)  odd r7 <- r1, r5 (2)  oub r8 <- r1, r6 (3)  or r9 <- r5, r1 (4)  orneq r7, target (5)  odd r10 <- r8, r5 (6)  cor r2 <- r3, r4 (7)                                                                                                                                                                                                                                                                                            | 055 |
|             |                                         | dentify each dependence; list the two instructions involved; identify which instruction is dependent; nd, if there is one, name the storage location involved (register or memory).                                                                                                                                                                                                                                                                                                          |     |
| . a         |                                         | Consider a 8-way set associative cache of size 512 KB with block size 1 KB. There are 7 bits in the ag. Find the Size of main memory.                                                                                                                                                                                                                                                                                                                                                        | 05  |
| b           | ) I                                     | The clock rate is 1 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5   |

|    |    | SRN SRN                                                                                                           | <del></del> _ |  |  |  |  |  |
|----|----|-------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|--|
|    |    | - The miss penalty is 30 clock cycles                                                                             |               |  |  |  |  |  |
|    |    | - 2% of instructions are not found in the cache.                                                                  |               |  |  |  |  |  |
|    |    | - 5% of data references are not found in the cache                                                                |               |  |  |  |  |  |
|    |    | - 15% of memory accesses are for data.                                                                            |               |  |  |  |  |  |
|    |    | - The memory system has a cache access time (including hit detection) of 1 clock cycle.                           |               |  |  |  |  |  |
|    |    | - Assume that the read and write miss penalties are the same and ignore other write stalls.                       |               |  |  |  |  |  |
|    | c) | Explain the following:                                                                                            | 05            |  |  |  |  |  |
|    |    | <ul><li>i. Write-through.</li><li>ii. Copy-back (also known as write-back).</li></ul>                             | 05            |  |  |  |  |  |
|    | d) | 2 1 : 0 F-wlein any one of them                                                                                   |               |  |  |  |  |  |
|    | Ι, | "Multi level cache reduces miss penalty". Justify the statement with an example.                                  | 05            |  |  |  |  |  |
| 4. | a) |                                                                                                                   |               |  |  |  |  |  |
|    | b) | Write a note on DMA.                                                                                              |               |  |  |  |  |  |
|    | c) | Write a note on Flynn's Classification of parallel computing. And Explain any one classification with an example. | 06            |  |  |  |  |  |
|    | d) | Explain the following techniques                                                                                  | 04            |  |  |  |  |  |
|    | F  | i. Polling ii. Daisy Chain Technique                                                                              |               |  |  |  |  |  |
|    | 1  | Write the limitations of serial computing and the applications of parallel computing.                             | 05            |  |  |  |  |  |
| 5. | a) | What is instruction level parallelism? Explain with an example.                                                   | 05            |  |  |  |  |  |
|    | b) |                                                                                                                   | 05            |  |  |  |  |  |
|    | c) | What is Cache Coherency? Explain with an example.                                                                 | 05            |  |  |  |  |  |
|    | d) | Mention the limitations of ILP.                                                                                   | 199258        |  |  |  |  |  |